ADS9850 Signal Generator Module   1. Introduction  

This module described here is based on ADS9850, a CMOS, 125MHz, and Complete DDS Synthesizer. The AD9850 is a highly integrated device that uses advanced DDS technology coupled with an internal high speed, high performance, D/A converter and comparator, to form a complete digitally programmable frequency synthesizer and clock generator function. All the external components which are needed are integrated on the board and the designer don’t need to care more about the detailed design of ADS9850. The designer only needs to add the power and control signals to this module to driver this module

http://www.eimodule.com   

     

                                                                                                                                    

2. FEATURES and APPLICATIONS 2.1 FEATURES: ¾ Signal Frequency output range: 0-40MHz ¾ 4 Signal outputs: 2 sine wave outputs and 2 square wave outputs ¾ DAC SFDR > 50 dB @ 40 MHz AOUT ¾ 32-Bit Frequency Tuning Word ¾ Simplified Control Interface: Parallel Byte or Serial Loading Format ¾ Phase Modulation Capability ¾ +3.3 V or +5 V Single Supply Operation ¾ Low Power: 380 mW @ 125 MHz (+5 V) ¾ Low Power: 155 mW @ 110 MHz (+3.3 V) ¾ Power-Down Function

2.2 APPLICATIONS ¾ Frequency/Phase–Agile Sine-Wave Synthesis ¾ Clock Recovery and Locking Circuitry for Digital ¾ Communications ¾ Digitally Controlled ADC Encode Generator ¾ Agile Local Oscillator Applications

http://www.eimodule.com   

     

3. The assembly drawing

http://www.eimodule.com   

                                                                                                                                    

     

4. Schematic

http://www.eimodule.com   

                                                                                                                                    

     

                                                                                                                                    

4. How to drive this module 1) Pin definition

Symbol VCC GND W_CLK

Type P P I

FQ_UD

I

DATA

I

RESET

I

Function This is a voltage supply pin. 3.3V or 5V power input This is a ground pin. Word Load Clock. This clock is used to load the parallel or serial frequency/phase/control words Frequency Update. On the rising edge of this clock, the DDS will update to the frequency (or phase) loaded in the data input register, it then resets the pointer to Word 0 D7, Serial Load Reset. This is the master reset function; when set high it clears all registers (except the input register) and

http://www.eimodule.com   

     

                                                                                                                                    

D0–D7

I

Square Wave Ouput1 Square Wave Ouput1 Sine Wave Ouput1 Sine Wave Ouput1

O

the DAC output will go to Cosine 0 after additional clock cycles 8-Bit Data Input. This is the 8-bit data port for iteratively loading the 32-bit frequency and 8-bit phase/ 28–25 control word. D7 = MSB; D0 = LSB. D7 (Pin 25) also serves as the input pin for the 40-bit serial data word. This is the comparator’s true output

O

This is the comparator’s complement output.

O

Analog Current Output of the DAC.

O

The Complementary Analog Output of the DAC.

2) DC Characteristics 1) Power supply: 3.3V or 5.0V 2) Interface voltage: 3.3V if power supply is 3.3V.

5.0V if power supply is 5.0V   Characteristics Logic “1” Voltage +5 V Supply

IH

Logic “1” Voltage +3.3 V Supply

V

Logic “0” Voltage

V

http://www.eimodule.com   

Symb ol V IH IL

Min

Typ

Max

Unit

3.5

5.0

6

V

3.0

3.3

6

V

-

0.4

V

     

                                                                                                                                    

3) Software description The AD9850 contains a 40-bit register that is used to program the 32-bit frequency control word, the 5-bit phase modulation word and the power-down function. This register can be loaded in a parallel or serial mode. In the parallel load mode, the register is loaded via an 8-bit bus; the full 40-bit word requires five iterations of the 8-bit word. The W_CLK and FQ_UD signals are used to address and load the registers. The rising edge of FQ_UD loads the (up to) 40-bit control data word into the device and resets the address pointer to the first register. Subsequent W_CLK rising edges load the 8-bit data on words [7:0] and move the pointer to the next register. After five loads, W_CLK edges are ignored until either a reset or an FQ_UD rising edge resets the address pointer to the first register. In serial load mode, subsequent rising edges of W_CLK shift the 1-bit data on Lead 25 (D7) through the 40 bits of programming information. After 40 bits are shifted through, an FQ_UD pulse is required to update the output frequency (or phase). For detailed information for Programming the AD9850, please download the following two documents on our website: www.eimodule.com (Search EIM377) 1. AD9850_specification.pdf (From Page 9) 2. AD9850_SW_samples.zip We also have demo board for this module for you. See the picture on the next page.

http://www.eimodule.com   

     

                                                                                                                                    

5. Pictures for working module

http://www.eimodule.com   

     

6. Test results   1MHZ 正弦波输出图:

1KHZ 正弦波输出图:

http://www.eimodule.com   

                                                                                                                                    

     

1MHZ 方波输出图:

1KHZ 方波输出图:

http://www.eimodule.com   

                                                                                                                                    

ADS9850 Signal Generator Module - WordPress.com

AD9850_specification.pdf (From Page 9). 2. AD9850_SW_samples.zip. We also have demo board for this module for you. See the picture on the next page.

2MB Sizes 1 Downloads 177 Views

Recommend Documents

A signal generator giving out 32Khz pwm waveform ... -
Page 1 ... on the FET gate (400ns rise time causes FET to be in linear mode for longer time). A signal generator giving out. 32Khz pwm waveform input to OC1A.

Module I Module II Module III Module IV Module V
THANKS FOR YOUR SUPPORT.MORE FILES DOWNLOAD ... Module VII. Marketing-Importance ,Scope-Creating and Delivering customer value-The marketing.

Minecraft Generator Rex Roleplay Generator 742 - PDFKUL.COM
Minecraft Hacked Games next game, channel for Code Generator Minecraft Hive Premium Hack Downloadgame today, Code Generator. Minecraft Generator Recipe what time do the Free Game Generator Codes Minecraft Games Online MultiplayerVideo Games Code. Gen

PART I Module I: Module II
networks,sinusoidal steady state analysis,resonance,basic filter concept,ideal current ... spherical charge distribution,Ampere's and Biot-Savart's law,Inductance ...

Module 4
Every __th person. •. People walking into store. Calculator. MATH ... number of apps A is between ____% and ____%. I am ___% confident that the average.

Psn Generator Free 782 $% Free Psn Generator App
Free Psn Generator App ... Navelgazing Midwife Blog - Okay, so she was a footling . ... Generator Codes on Android phone, Free Game Generator Codes Psn ...

Coax connector module
Dec 8, 1994 - [73] Assignee: Berg Technology, Inc.. Reno. .... therefore be superimposed on the various information sig ...... CERTIFICATE OF CORRECTION.

Minecraft Generator Rex Roleplay Generator 742
Blog tracking other technology blogs. ... Free Live Free Game Generator Codes on Android phone, Free Game Generator Codes Summon Minecraft ...

Module 2 Summary 1 Running Head: MODULE 2 ...
change. By resisting today's ICT methods such as cell phones, Myspace, and Wikipedia, schools ... The only way to move forward effectively is to ... economic and business literacy; civic literacy; learning and thinking skills; creating the passion.

THE LUNAR EXCURSION MODULE
The Ascent Stage on top houses the two man crew and contains the equip- .... A digital LEM Guidance Computer (LGC), which accepts inputs {ram the IMU, AOT ... control during all phases of the mission with varying degrees of astronaut par-.

Pulse Generator
See our non-profit green energy site here: Must fan cool R7 and R8 if running circuit any longer than 60 seconds. This is a test ... Welcome to the Redstone Time ...

MODULE _excel.pdf
Sign in. Loading… Whoops! There was a problem loading more pages. Retrying... Whoops! There was a problem previewing this document. Retrying.

Fiber optic module
Jun 1, 1998 - converting the LD electric signal to an LD optical signal, a. PD module for converting a photodiode optical signal to a. PD electric signal, a PD ...

Module 4_QE.pdf
... TV programmes are causing. c the idea that TV adverts try to make you feel bad if you do not buy something to improve yourself. Page 3 of 9. Module 4_QE.pdf.

Module 4 -
Module 4. The “Big Picture”. For other scientists to understand the significance of your data/experiments, they must be able to: • understand precisely what you ...

Fiber optic module
May 15, 2000 - 12, 1995. US. Applications: ... See application ?le for complete search history. (56) ...... facturers to Support Common Footprint for Desktop FDDI.

Module 10_transcript.pdf
view the map with the occurrence points. To check whether all data points are accurate, he. downloads the occurrence dataset, and then cleans the data as we ...

Module 10 - nptel
explain the roles of each of the design parameters in increasing the strength capacities of column,. • name the two non-dimensional design parameters to ...

Sonar Array Module - GitHub
TITLE. DATE $Date: 2004/08/14 $. $Revision: 1.4 $. Dafydd Walters sonar_array_module.sch. Sonar Array Module. 3. 2. 4. 1. CONN1. Sonar 1. +5V echo trigger.

Module 15 Review.pdf
Page 1 of 3. Name: Period: ____ Date: You must show all work to get credit. Write your answers on the review handout. (this paper). Points possible: 20 pts.

Module 4.pdf
o A square with side length 1 unit, called “a unit. square,” is said to have ... Eureka Math, A Story of Units. Module 4 Sample ... Module 4.pdf. Module 4.pdf. Open.